From: happyme531 <2302004040@qq.com> Date: Thu, 1 Dec 2022 15:41:41 +0000 (+0800) Subject: Add copyright and license header, reformat code X-Git-Tag: 8.10.0^2~3 X-Git-Url: https://git.ayoreis.com/Adafruit_Blinka-hackapet.git/commitdiff_plain/03c14e8dea495ada8f284f8673c9a94b6ec450e8 Add copyright and license header, reformat code --- diff --git a/src/adafruit_blinka/board/radxa/rock5.py b/src/adafruit_blinka/board/radxa/rock5.py index 864ab67..a96ce7c 100644 --- a/src/adafruit_blinka/board/radxa/rock5.py +++ b/src/adafruit_blinka/board/radxa/rock5.py @@ -1,3 +1,7 @@ +# SPDX-FileCopyrightText: 2022 ShangYun +# +# SPDX-License-Identifier: MIT + """Pin definitions for the Rock 5""" from adafruit_blinka.microcontroller.rockchip.rk3588 import pin @@ -60,7 +64,7 @@ UART7_RX_M1 = pin.GPIO3_C1 UART7_TX_M2 = pin.GPIO1_B5 UART7_RX_M2 = pin.GPIO1_B4 -# Default UART -> UART2_M0 +# Default UART -> UART2_M0 TX = UART2_TX_M0 RX = UART2_RX_M0 diff --git a/src/adafruit_blinka/microcontroller/rockchip/rk3588/pin.py b/src/adafruit_blinka/microcontroller/rockchip/rk3588/pin.py index d9a2afc..50fd905 100644 --- a/src/adafruit_blinka/microcontroller/rockchip/rk3588/pin.py +++ b/src/adafruit_blinka/microcontroller/rockchip/rk3588/pin.py @@ -1,4 +1,4 @@ -# SPDX-FileCopyrightText: 2021 Melissa LeBlanc-Williams for Adafruit Industries +# SPDX-FileCopyrightText: 2022 ShangYun # # SPDX-License-Identifier: MIT """A Pin class for use with Rockchip RK3588.""" @@ -190,7 +190,7 @@ UART7_RX_M2 = GPIO1_B4 # ordered as uartId, txId, rxId uartPorts = ( - (2, UART2_TX_M0, UART2_RX_M0), + (2, UART2_TX_M0, UART2_RX_M0), (2, UART2_TX_M2, UART2_RX_M2), (3, UART3_TX_M1, UART3_RX_M1), (4, UART4_TX_M2, UART4_RX_M2), @@ -216,7 +216,7 @@ i2cPorts = ( (0, I2C0_SCL_M1, I2C0_SDA_M1), (1, I2C1_SCL_M0, I2C1_SDA_M0), (3, I2C3_SCL_M1, I2C3_SDA_M1), - (7, I2C7_SCL_M3, I2C7_SDA_M3), + (7, I2C7_SCL_M3, I2C7_SDA_M3), (8, I2C8_SCL_M4, I2C8_SDA_M4), ) @@ -243,7 +243,7 @@ SPI3_SCLK_M0 = SPI3_SCK_M0 # ordered as spiId, sckId, mosiId, misoId spiPorts = ( (0, SPI0_SCLK_M2, SPI0_MOSI_M2, SPI0_MISO_M2), - (1, SPI1_SCLK_M1, SPI1_MOSI_M1, SPI1_MISO_M1), + (1, SPI1_SCLK_M1, SPI1_MOSI_M1, SPI1_MISO_M1), (3, SPI3_SCLK_M0, SPI3_MOSI_M0, SPI3_MISO_M0), )